

| Course Title:             | System On Chip Design |  |  |
|---------------------------|-----------------------|--|--|
| Course Number:            | COE 838               |  |  |
| Semester/Year (e.g.F2016) | W2024                 |  |  |
|                           |                       |  |  |
| Instructor:               | Dr. Gul Khan          |  |  |
|                           |                       |  |  |
| Assignment/Lab Number:    |                       |  |  |
| Assignment/Lab Title:     | NoC Project Summary   |  |  |
|                           |                       |  |  |
| Submission Date:          |                       |  |  |
| Due Date:                 |                       |  |  |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| Patel                | Apurva                | 500876938         | 03      | A.P        |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

\*By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="https://www.torontomu.ca/content/dam/senate/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/policies/p

## SystemC based NoC (Network-on-Chip) Modelling Course Project Summary COE 838/EE8221: Systems-on-Chip Design

For this project, I will be developing a Network-on-Chip (NoC) simulator using SystemC, a powerful hardware description language that is capable of developing and simulating SoC Designs. The goal is to create a simulator that mimics the communication framework of NoC architectures, which are crucial for efficient data transfer among processing elements in multi-core systems (Multi-Core Processors).

To get started, I will need to implement various modules like source, sink, router, etc., where each module is simulating a specific function within the NoC. For example, the source module will generate packets with specific attributes such as data payload, source and destination IDs, and packet timing to mimic real-world packet generation. On the other hand, the sink module will record important information about incoming packets, allowing me to analyse packet delivery and latency.

The control unit of the simulator lies in the router module, which will manage packet routing based on destination addresses. This module will utilise other sub-modules like FIFO buffers, crossbars, and arbiters to efficiently direct traffic within the simulated NoC. Setting up the simulation environment will involve defining module interfaces, establishing connections between modules, and configuring simulation parameters such as packet size, network topology, and routing algorithms.

By running simulations with different configurations, I will be able to evaluate the performance of the NoC architecture in terms of throughput, latency, power consumption, area utilisation and other such parameters. Using the project manual provided on d2l, I will configure the simulation environment, execute simulations, and interpret the generated trace files to gain insights into NoC behaviour and performance characteristics. Overall, this project will provide me with valuable hands-on experience in designing and analysing on-chip communication systems.